Call For Paper Volume:4 Issue:9 Sep'2017 |

Analysis of Power Dissipation & Low Power VLSI Chip Design

Publication Date : 31/01/2015



Author(s) :

Ms. Anshu Adwani , Mr. Hitesh Chopade , Prof. Swapnil Jain.


Volume/Issue :
Volume 2
,
Issue 1
(01 - 2015)



Abstract :

Low power requirement has become a principal motto in today’s world of electronics industries. Power dissipation has becoming an important consideration as performance and area for VLSI Chip design. With reducing the chip size, reduced power consumption and power management on chip are the key challenges due to increased complexity. Low power chip requirement in the VLSI industry is main considerable field due to the reduction of chip dimension day by day and environmental factors. For many designs, optimization of power is important as timing due to the need to reduce package cost and extended battery life. This paper present various techniques to reduce the power requirement in various stages of CMOS designing i.e. Dynamic Power Suppression, Adiabatic Circuits, Logic Design for Low Power, Reducing Glitches, Logic Level Power Optimization, Standby Mode Leakage Suppression, Variable Body Biasing, Sleep Transistors, Dynamic Threshold MOS, Short Circuit Power Suppression


No. of Downloads :

10


Indexing

Web Design MymensinghPremium WordPress ThemesWeb Development

Analysis of Power Dissipation & Low Power VLSI Chip Design

January 10, 2015